# First Experimental Demonstration of Ge 3D FinFET CMOS Circuits

Heng Wu, Wei Luo, Hong Zhou, Mengwei Si, Jingyun Zhang and Peide D. Ye\*

School of Electrical and Computer Engineering, Purdue University, West Lafayette, IN 47906, U.S.A.

\*Tel: 1-765-494-7611, Fax: 1-765-496-6443, Email: yep@purdue.edu

## I. Abstract

We report the first experimental demonstration of Ge 3D CMOS circuits, based on the recessed fin structure. Both n-FinFETs and p-FinFETs with channel length ( $L_{ch}$ ) from 200 to 20 nm and fin width ( $W_{Fin}$ ) from 60 to 10 nm are realized on a Ge-on-insulator (GeOI) substrate. The Ge FinFETs show superior gate electrostatic control over planar devices and sub-threshold slope (SS) as low as 93 and 73 mV/dec are obtained on n- and p-FETs, respectively. Combining the n- and p- type 3D devices together, the FinFET CMOS inverters have high voltage gain up to 34 V/V at  $V_{DD}$  of 1.4 V, delivering more than 200% improvement over the planar ones at the same  $L_{ch}$  of 200 nm. Scalability studies are also carried out for both types of FinFETs in terms of  $L_{ch}$  and  $W_{Fin}$ .

# II. Introduction

Recently, Ge CMOS circuits have been experimentally demonstrated on GeOI [1] or poly-Ge substrate [2], showing the promise of Ge CMOS for post-Si technology node. However, the device characteristics such as SS, DIBL and  $L_{ch}$  scaling metrics of the planar Ge recessed channel MOSFETs [3] are still greatly limited by the planar structure, suffering from relatively severe short channel effects (SCEs). Various 3D structures such as: tri-gate fin [4-5],  $\Omega$ -gate [6] and gate all around (GAA) nanowire [7] have been widely applied to Ge [8-14] or III-V compounds [15] to enhance the gate electrostatics, demonstrating the scaling of device down to sub-20 nm. However, to our best knowledge, there's no CMOS circuit level work reported on Ge 3D transistors [13-17].

In this paper, we successfully integrate the 3D fin structure into the recessed channel, building up the first Ge 3D FinFET CMOS circuits. The introduction of 3D structure has allowed the demonstration of decent SSs of 93 and 73 mV/dec on 200 nm  $L_{ch}$  for n- and p- type devices and high voltage gains up to 34 V/V for CMOS inverters, providing more than 200% improvement over the planar ones.  $L_{ch}$ ,  $W_{Fin}$  and doping concentration dependence of device characteristics are also studied in great details.

## **III.** Experiment

Fig. 1(a) summarizes the fabrication processes of the Ge recessed FinFET CMOS and Fig. 1(b) gives the CMOS inverter schematic, with the recessed fin highlighted, which is further enlarged in Fig. 1(c) for a better illustration with the doping density plotted as the color map. For balanced device performance, 4 recessed fins are employed for nFETs and 5 for pFETs. The experiment started with a GeOI wafer grown by the Smartcut<sup>TM</sup> technology from Soitec<sup>TM</sup>. After a standard cleaning, the device isolation was carried out by dry etching. Next, the samples were selectively P and BF2 implanted consequently, which were activated by rapid thermal annealing (RTA), respectively. Note that a split condition with low and shallow doping was used in the P implantation to study the doping density dependence. Then, an optimized common SF<sub>6</sub> dry etching was used to form the recessed channel, followed by another common dry etching process to define the fins in the channel. The fin dry etching is carefully calibrated to get a near vertical side wall surface with high aspect ratio. After a surface wet clean, 1 nm Al<sub>2</sub>O<sub>3</sub> capping layer was first deposited and then the post-oxidation was performed as the interface passivation, continued by a common 8 nm ALD Al<sub>2</sub>O<sub>3</sub> gate dielectric deposition. After a post deposition annealing (PDA) in forming gas ambient, common recessed S/D etching was conducted, with Ni deposited as the common contact metal, followed by an ohmic annealing. Finally, the common gate metal was formed by Ni/Au for both nFETs and pFETs and devices were connected for the logic gates.

#### IV. Results and Discussion

The fabricated devices have L<sub>ch</sub> from 200 to 20 nm,  $W_{Fin}$  from 60 to 10 nm fin height (H<sub>Fin</sub>) of 30 nm and EOT of around 4.5 nm, considering both Al<sub>2</sub>O<sub>3</sub> and GeO<sub>x</sub>. Fig. 2(a) shows a FinFET CMOS inverter under SEM, with n-FinFET and p-FinFET marked and the gate area of p-FinFET is enlarged in Fig. 2(b), showing 5 fin in parallel as the conducting channel. To better illustrate the recessed fins, testing structure without the gate metal is shown in Fig. 2(c) and the small notches in the middle of fins are the recessed fins. Thanks to the well-calibrated dry etching process, fins as narrow as 10 nm and with high aspect ratio of 18 can be realized, as shown in Fig. 3.

Fig. 4(a) gives the transfer curves of a typical Ge p-FinFET with  $L_{eh}$  = 200 nm,  $W_{Fin}$  = 10 nm and  $V_{gs}$  from -0.6 to -2 V at various  $V_{ds}$ , showing a threshold voltage ( $V_{TH}$ ) of -1.1V,  $I_{max}$  of 366 mA/mm and ignorable DIBL. The

trans-conductance  $(g_m)$  versus  $V_{gs}$  is given in Fig. 4(b) and a decent  $g_{max}$  of 555 mS/mm is achieved at  $V_{ds}$  of -1 V. A Ge n-FinFET with identical geometry features as the p-FinFET in Fig. 4 is given in Fig. 5, showing a large  $I_{ON}/I_{OFF}$  ratio of more than  $10^5$ ,  $I_{max}$  of 200 mA/mm,  $g_{max}$  of 354 mS/mm and a low SS of 93 mV/dec, which is the one of the lowest values reported on Ge nFETs in such scaled  $L_{ch}$  [18-23]. For Ge p-FinFETs, the lowest SS value obtained in this work is 73 mV/dec, as shown in Fig. 6, corresponding to a mid-gap interface trap density of  $10^{12}\,\rm cm^{-2}\,\rm eV^{-1}$ , indicating a decent oxide-semiconductor interface after the fabrication process.

Fig. 7(a) shows the  $V_{\text{TH}}$  scaling metrics of Ge p-FinFETs and  $V_{\text{TH}}$  gets smaller with shrinking channel length due to severer SCEs. It's also found that smaller W<sub>Fin</sub> provides larger V<sub>TH</sub>, indicating better gate electrostatic control. Fig. 7(b) gives the dependence of DIBL on Lch, benchmarked with planar Ge pFETs of 25 nm channel thickness (T<sub>ch</sub>) [3]. The 3D fin structures have much smaller DIBL especially in short channel case (L\_{ch}  $\! < \! 100$  nm) and DIBL is reduced with smaller W<sub>Fin</sub>. Fig. 7(c) shows the SS versus L<sub>ch</sub> at low V<sub>ds</sub> of -0.05 V, including the same set of planar pFETs. The SS of FinFETs remains unchanged till Lch < 50 nm and the 3D structure provides over 25% SS reduction compared with the planar ones. Improving the interface quality, reducing the EOT of gate dielectric and employing GAA structure with a better gate control, are needed to further reduce the SS. Fig. 7(c) shows the  $g_{max}$  versus  $L_{ch}$  at high  $V_{ds}$  of -1 V and g<sub>max</sub> increases with decreasing L<sub>ch</sub>. In terms of the W<sub>Fin</sub> dependence, for  $W_{Fin} = 20, 30$  and 40 nm, there's almost no dependence of  $g_{max}$  on  $W_{Fin}$ . However, for devices with  $W_{Fin} = 10$  nm, it shows about 40%  $g_{max}$  enhancement over others with a larger W<sub>Fin</sub>, This is related with the volume inversion effect when the Ge fin width is reduced to 10 nm or less. The similar effect has been widely reported in Si [24-26] and III-V [27] 3D MOSFETs already.

Fig. 8(a) gives the V<sub>TH</sub> scaling metrics of Ge n-FinFETs with different doping densities. A clear trend of V<sub>TH</sub> roll-off is confirmed. Different from conventional inversion-mode devices, the transistors here are accumulation mode devices and the source/drain and the channel are all doped with P ions for the n-FinFETs. Higher doping concentration requires more negative gate bias to deplete the channel, thus turn off the device. Therefore, V<sub>TH</sub> gets smaller with higher doping density. Fig. 8(b) shows the DIBL versus L<sub>ch</sub> of Ge n-FinFETs, compared with planar Ge nFETs of 25 nm T<sub>ch</sub> [3]. Similar to that of Ge pFETs, 3D structure provides much smaller DIBL. Fig. 9(a) gives L<sub>ch</sub> dependence of SS of Ge nFinFETs at V<sub>ds</sub> of 0.05 V, including the same set of planar nFETs. The FinFETs offer more than 40% SS reduction. The W<sub>Fin</sub> dependence of SS is given in Fig. 9(b) and smaller fin size gets better SS, due to better gate electrostatics.

Fig. 10 provides the V<sub>IN</sub>-V<sub>OUT</sub> curves of a 200 nm L<sub>ch</sub> and 10 nm W<sub>Fin</sub> FinFET CMOS inverter, showing a very steep voltage transition. The voltage gain is further extracted, as given in Fig. 11 and the max voltage gain is about 34 V/V at V<sub>DD</sub> of 1.4 V. Fig. 12 compares the Ge FinFET CMOS inverter in this work with Ge planar CMOS inverter reported earlier [1] at the same L<sub>ch</sub> of 200 nm, showing more than 200% voltage gain improvement by employing the 3D tri-gate fin structure.

#### V. Conclusion

We present the first experimental demonstration of Ge 3D FinFET CMOS circuits. Thanks to the better gate control from the 3D fin structure, both SS and DIBL are improved significantly and SS as low as 93 and 73 mV/dec are obtained for n-FinFETs and p-FinFETs, respectively. Ge FinFET CMOS inverters with high voltage gain up to 34 V/V are also demonstrated.

#### VI. Reference

[1] H. Wu, et al., *IEDM* 2014, p.227. [2] Y. Kamata, et al., *SSDM* 2014, p.668. [3] H. Wu, et al., *IEDM* 2014, p.426. [4] J. Mitard, et al., *VLSI* 2009, p.82. [5] B. Duriez, et al., *IEDM* 2013, p.522. [6] B. Liu, et al., *EDL*, p.1336, 2012. [7] W Chern, et al., *IEDM* 2012, p.387.
[8] J. Mitard, et al., *VLSI* 2009, p.82. [9] R. Zhang, et al., *VLSI* 2011, p.566. [10] C. Lee, et al., *IEDM* 2009, p.324. [11] T. Krishnamohan, et al., *TED*, p.990, 2006. [12] R. Pillarisetty, *Nature*, p.324, 2011. [13] S. Takagi, et al., *IEDM* 2012, p.505. [14] A. Tourimi, et al., *IEDM* 2011, p.646. [15] J. del. Alamo, *Nature*, p.317, 2011. [16] H. Sunamura, et al., *VLSI* 2014, p.180. [17] C. Chung, et al., *IEDM* 2014, p.235. [20] I. Wong, et al., *IEDM*, 2014, p.239. [21] J. Mitard, et al., *IEDM*, 2014, p.418. [22] K. Usuda, et al., *IEDM* 2014, p.733 [25] S. Suk, et al., *IEDM*, 2007, p.891. [26] S. Bangsaruntip, et al., *IEDM* 2009, p.297. [27] J. Gu, *EDL*, p.217, 2012.



10

<sub>600</sub>(d)

500

400

300

200

0 50

-1.0V

L<sub>ch</sub>(nm)

40

E

(mS/

с,

Fig. 1 (a) Key processes in the fabrication of the Ge FinFET CMOS. (b) Device schematic of a Ge FinFET CMOS inverter. Note that 4 recessed fins were employed in the n-FinFETs and 5 fins for the p-FinFETs for balanced performance. (c) Illustration of the recessed fin structure.



(b)

------ W<sub>FIN</sub>=20nm

–∆– W<sub>FIN</sub>=30nm

(T

L<sub>ch</sub>(nm)

Planar Device

500

400

300

200

100

0

0

50 100 150 200

IBL(mV/V)

Ξ

Fig. 3 One of the narrowest fin structures with  $W_{Fin} = 10$  nm and aspect ratio of 18.

-W\_\_\_=10ni

- W<sub>FIN</sub>=20ni

50 100 150 200

L<sub>ch</sub>(nm)

0.0

-0.2

(2)-0. ≥\_H

-0.6

-0.8

0



Fig. 4 (a) Transfer curves of a 200 nm Lch Ge p-FinFET with  $V_{gs}\,\text{from}$  -0.6 to -2 V at various  $V_{ds}$ bias. (b) The  $g_m$  versus  $V_{gs}$  of the same device in (a). A decent g<sub>max</sub> of 555 mS/mm is obtained.

400

350

300

250

200

150

100

0

50

SS(mV/

=-0.05V

–△– W<sub>FIN</sub>=30nm

--⊽--- W<sub>FIN</sub>=40nm

SS

100 150 200

Planar Device

(T\_==25nm)

L<sub>ch</sub>(nm)



metal removed. The recessed fin region is highlighted.

(mm/km) V\_==0.5V 10 10 0.5  $V_{as}(V)$ 

structure in the channel could be clearly observed. (b) The channel area of a fabricated

p-FinFET with 5 conducting fins. (c) Zoom-in view of the fin area in (b) with the gate

400

10 Ge pFinFET 10 10 V =-0.05V V<sub>ds</sub>=-0.5V V<sub>ds</sub>=-1V H =30nm W<sub>Fin</sub>=20nm . = 200nm -0.36\ SS=73mV/de -1.0 -0.8 -0.6 -0.4 -0.2 0.0  $V_{gs}(V)$ 



Fig. 7 Scaling metrics of Ge p-FinFETs with W<sub>Fin</sub> of 10, 20, 30 and 40 nm. Scale bars give the standard deviations of data points of more than 5 devices measured. (a) L<sub>ch</sub> dependence of the V<sub>TH</sub>. (b) DIBL versus  $L_{ch}$ . Planar pFETs with  $T_{ch}$  of 25 nm are benchmarked. (c)  $L_{ch}$  dependence of SS at low  $V_{ds}$  of -0.05V, SSs of the same set of planar pFETs in (b) are also compared. (d)  $L_{ch}$  dependence of  $g_{max}$  at  $V_{ds}$  of 1 V.



Ge FinFET CMOS 1.2 H<sub>Fin</sub>=30nm 1.0 W<sub>Fin</sub>=10nm L<sub>ch</sub>=200nm 0.8 0.6 مِ > V<sub>DD</sub>=0.2~1.4V 0.4 step: 0.2V 0.2  $V_{IN}(V)$ 





Fig. 9 (a) SS scaling metrics of 60 and 20 nm  $W_{Fin}$  Ge nFinFETs with low and high doping. Planar nFETs are also compared. (b) Dependence of SS on WFin.

Fig. 10  $V_{OUT}$  versus  $V_{IN}$  of a 200 nm L<sub>ch</sub> and 10 nm W<sub>Fin</sub> FinFET CMOS inverter at various VDD.

Fig. 11 Voltage gain versus V<sub>IN</sub> of the same FinFET CMOS inverter in Fig. 10.

Fig. 12 Benchmark of voltage gain of 3D and planar CMOS inverter with Lch of 200 nm.

Fig. 5 (a) Transfer curves of a 200 nm L<sub>ch</sub> Ge n-FinFET with  $V_{gs}$  from -0.6 to 0.5 V at various  $V_{ds}$ bias. Low SS of 93 mV/dec is obtained. (b) The  $g_m$ versus V<sub>gs</sub> of the same device in (a).

-∆-- W<sub>FIN</sub>=30nm

W<sub>FIN</sub>=40nm

Fig. 6 Transfer curves of a Ge p-FinFET with the lowest SS of 73mV/dec.

200



Fig. 8  $L_{ch}$  dependence of 60 nm  $W_{Fin}$  Ge n-FinFETs with low and high doping. (a)  $V_{TH}$ metrics. (b) DIBL metrics, benchmarked with planar nFETs of 25nm T<sub>ch</sub>.