# Experimental Extraction of Ballisticity in Germanium Nanowire nMOSFETs

Wonil Chung, Student Member, IEEE, Heng Wu, Wangran Wu, Mengwei Si<sup>®</sup>, and Peide D. Ye<sup>®</sup>, *Fellow, IEEE* 

Abstract-In this paper, we report the experimental extraction of ballistic transport parameters of highperformance Germanium Nanowire nMOSFETs (Ge NWTs) with lengths  $L_{\rm NW}$  = 40–100 nm, width  $W_{\rm NW}$  = 40 nm, and height  $H_{\rm NW} = 10$  nm using temperature-dependent measurements. The extracted contact resistivity ( $\rho c$ ) and sheet resistance (Rsh) imply that parasitic series resistance  $(R_{SD})$  of fabricated Ge NWTs is affected by  $\rho_c$  of the metalnGe  $(3.42 \times 10^{-5} \Omega \cdot cm^2 \text{ at } 292 \text{ K})$ , which decreases with the increase in temperature. Ballistic efficiency (BE) is found to be 22%-47% at 292 K depending on the dimension of the device. It decreases with increased temperature and increases with L<sub>NW</sub> scaling down to 40 nm. The transition region with fluctuating BE is observed near  $L_{NW}$  = 50-60 nm, where the electron transport enters deeper into bthe allistic regime. BE is found to be sensitive to temperature and drops from 58% (170 K) to 37% (390 K) for  $L_{\rm NW} = 40$ -nm Ge NWT. Therefore, in order to maintain the high ballisticity of the devices, it is important to optimize the device structure and eliminate the self-heating effect.

Terms-Ballistic efficiency (BE), Index contact resistance, germanium, germanium-on-insulator (GeOI), nanowire, recessed channel, recessed source/drain (S/D).

# I. INTRODUCTION

S TRANSISTOR channel length and equivalent oxide thickness (EOT) scale down for higher performances, integration of high-mobility channels such as Germanium or III-V into Si CMOS platform have been extensively studied in various structures [1]–[10]. Recently, we have developed fabrication process that uses dry-etched recessed channel, precisely etched source, and drain region for higher performance Ge NMOS devices (from planar to FinFET and nanowire structures) on germanium-on-insulator (GeOI) substrate which led to the first demonstration of Ge nanowire CMOS circuits [1]-[3]. High-quality Ge nanowire NMOS transistors with nanowire length  $(L_{NW})$  down to 40 nm were fabricated with recessed n-type source and drain (S/D) contact formation which reduces the Schottky barrier width

Manuscript received April 17, 2019; accepted May 24, 2019. Date of publication June 17, 2019; date of current version July 23, 2019. This work was supported by the Semiconductor Research Corporation through the Global Research Collaboration Program and Lam Research. The review of this paper was arranged by Editor W. Tsai. (Corresponding author: Peide Ye.)

The authors are with the Birck Nanotechnology Center, School of Electrical and Computer Engineering, Purdue University, West Lafayette, IN 47907 USA (e-mail: yep@purdue.edu).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TED.2019.2919552

Source GATE n<sup>+</sup>Ge **I** (=1-R) Oxide n<sup>-</sup>Ge n<sup>-</sup> channel Air BOX BOX

Fig. 1. Conceptual image of channel backscattering in the nanowire structure studied in this paper under carrier scattering model [29]. Carriers are reflected back into the source by a factor of R within the critical length  $(I_0)$  and a fraction of T is transmitted to the drain. R nears 0 as transistors approach higher ballisticity. Note that the bottom part of the Ge layer is doped with significantly lower concentration (few orders of magnitude) when compared to the source/drain contact area.

and contact resistance. Along with the advent of devices maximizing the performances in the deep sub-100-nm regime, analysis of ballistic carrier transport has also become indispensable. Theoretical studies related to the transition from diffusive to ballistic carrier transport regimes were discussed actively as the device dimensions shrunk rapidly [11]-[14]. There are multiple research studies, both simulations and experiments, discussing ballistic transport properties of devices (planar to nanowires) based on Si [14]-[22], III-V [23], [24], or Ge [25]–[28]. However, due to difficulties in realizing high-performance Ge nMOS devices, ballistic parameter studies on the state-of-the-art Ge nanowire transistors were rarely reported, in particular experimentally. With smaller device dimensions, transistors enter quasi-ballistic regimes in which the carriers face less scattering and become more ballistic [11], [13], [14]. Nearing the ballistic limit, the backscattering coefficient (R) and ballistic efficiency (BE) approaches 0 and 1, respectively, and the ON-current  $(I_{Dsat})$  becomes a function of injection velocity, not the carrier velocity in the channel [14] which imposes significant importance in studying the source to channel injection process.

The conceptual diagram of channel backscattering present in the short-channel device is illustrated in Fig. 1. Using Lundstrom's scattering theory of MOSFET [29] at high  $V_{DS}$ , carriers are modeled to be partially (R) reflected back into the source upon entering the channel region, leaving only 1-R





Fig. 2. (a) 3-D device structures of nanowire devices fabricated for BE measurement seen from (b) top and (c) front without gate metal. (d)–(f) SEM images of the fabricated nanowires taken from various angles. Gate–Source and Drain regions were colored differently. Nanowires (d) before and (e) after gate metallization are shown separately. Note that the nanowires are suspended in the air by etching away the  $SiO_2$ underneath the nanowires.

portion, defined as transmission coefficient T, to be transmitted into the drain region. Carriers undergo high probability of reflection, losing its potential energy within this critical portion of the channel which is defined as the critical length  $l_0$ . It will be discussed more in Section III.

To extract ballisticity using definition-oriented method, several factors such as carrier degeneracy, charge density, injection velocity, source Fermi level, Fermi-Dirac integrals and appropriate effective masses for various equations need to be calculated [16], [29]. In fact, there are various approaches for estimation of ballisticity. The virtual source (VS) model can be fitted to the experimentally acquired data to directly determine various parameters such as the ballistic thermal velocity leading toward ballisticity estimation [30], [31]. This method does not require any temperature-dependent measurements throughout the extraction process, but the CV data should be first addressed for curve fitting. Another experimental methods that have been used for extraction of ballistic transport parameters is a temperature-dependent analysis of current-voltage (I - V) characteristics [17]-[21]. This method can be utilized to extract  $\lambda_0/l_0$  ratio ( $\lambda_0$ : near-equilibrium mean-free-path) from temperature-dependent I - V graphs which leads to channel backscattering coefficient R, transmission coefficient T and BE. It is noteworthy to state that this method does not require any CV measurements, such as split CV, which could be very challenging in nanoscale 3-D devices.

In this paper, temperature-dependent extraction method was employed for parameter analysis on accumulation-mode (AM) nGe NWTs with nanowire length  $L_{\rm NW} = 40-100$  nm, width  $W_{NW} = 40$  nm, and height  $H_{\rm NW} = 10$  nm. Wide range of temperature (170–390 K) was used to extract the temperaturedependent parameters from the measured I - V data.

## **II. EXPERIMENT**

GeOI wafer from Soitec was used for the device fabrication. The thickness of the undoped Ge (100) layer on 400-nm SiO<sub>2</sub> is approximately 100 nm. After standard HF, acetone, methanol, and isopropanol wet cleaning of the wafer, source and drain regions were patterned and ion implantation  $(P, 5 \times 10^{15} \text{ cm}^{-2}, 15 \text{ keV})$  was done. The top 90 nm of Ge in the channel region was dry-etched with SF<sub>6</sub>-based chemistry to define nanowire height  $(H_{\rm NW})$  of 10 nm. Multiple parallel nanowires were defined with electron-beam lithography and dry etching, forming seven wires in parallel per device. After the definition of nanowire dimensions, they were released from underlying SiO<sub>2</sub> through partial SiO<sub>2</sub> etching with 4% HF solution. The final nanowire length  $(L_{NW})$  ranges from 40 to 100 nm and the width was fixed at 40 nm. Nanowires did not receive any thermal treatments after ion implantation up to this step to keep low doping concentration in the channel area (~  $1 \times 10^{16}$  cm<sup>-3</sup>, bottom 10 nm of Ge layer) than the S/D regions (>  $1 \times 10^{19}$  cm<sup>-3</sup>, the top part of the Ge layer). With this doping profile, there still exists an energy barrier between the highly doped source/drain region and the low-doped channel unlike uniformly highly doped junctionless transistors (JLFETs).

Gate oxide  $(Al_2O_3)$  was deposited using atomic layer deposition (ALD) system in two separate steps. 1-nm Al<sub>2</sub>O<sub>3</sub> was first deposited, followed by postoxidation (O<sub>2</sub>, 500 °C, 30 s) forming a thin GeO<sub>x</sub> layer underneath Al<sub>2</sub>O<sub>3</sub>. This postoxidation was done in rapid thermal annealing (RTA) system which also serves as the activation of the implanted ions in the S/D regions. The additional 8-nm Al<sub>2</sub>O<sub>3</sub> was deposited after postoxidation to achieve EOT of 5 nm in total.

After the formation of the gate-stack (Ge/GeO<sub>x</sub>/Al<sub>2</sub>O<sub>3</sub>), the source and drain contact regions were etched precisely with the optimized condition using an inductively coupled plasma etching to form recessed S/D contacts that enable high-performance contact properties between n-type Ge and Ni, the S/D metal. The ohmic annealing was carried out (N<sub>2</sub>, 250 °C, 30 s) and gate metal (Ni/Au) was patterned and deposited along with S/D contact pads. SEM images and 3-D device structure of the fabricated devices are presented in Fig. 2.

#### **III. EXTRACTION METHOD**

The method used in this paper is extraction of ballisticity of a transistor through temperature-dependent I - V measurement data [17], [18] that require measurement of several parameters from conventional output characteristic and transfer curves. Unlike the definition-oriented method mentioned earlier, this method only requires temperature-dependent I - V data excluding any CV characterization

$$I_{\text{Dsat}} = W \times Q_{\text{sat}} \times v_{\text{inj}} \times \frac{\lambda_0/l_0}{2 + \lambda_0/l_0}$$
(1)

$$Q_{\text{sat}} = C_{\text{ox}} \times (V_G - V_{\text{Tsat}} - I_{\text{Dsat}} R_S).$$
(2)

Under Lundstrom's scattering theory model [29], [32], saturation drain current can be written as (1) with a critical length  $l_0(\alpha T)$ , mean-free-path  $\lambda_0$ , and injection velocity  $v_{inj}$  ( $\alpha \sqrt{T}$ ), all of which are functions of temperature [32]. The critical length  $l_0$  is a distance in which the carriers face potential drop by the amount of kinetic energy that it was originally injected with. Therefore, when the carriers travel into the channel further than the critical length, they are unable to return to the source due to lack of enough energy. The meanfree-path  $\lambda_0$  can be expressed with injection velocity as in (3) and it stems from the Einstein relations [29]. Equation (2) can be used for our AM transistors considering similarities to its inversion mode counterpart [33]

$$\lambda_0 = \frac{2\mu k_B T}{v_{\rm inj}}.\tag{3}$$

The charge density in the channel at saturation  $(Q_{sat})$  shown in (2) considers the series resistance  $(R_S)$  of the device since the nanowires inherently suffer from high access resistances from the contact area to the active channel region unlike planar contacts where contact areas lie adjacent to the channel. Our devices exhibit  $R_S$  that is strongly dependent on the barrier height and width of the nGe/metal contact interface [2] which would undoubtedly be temperature-dependent. Even without specific consideration of nGe/metal contact properties,  $R_S$  in nanowire is temperature-dependent [18], [34] and, therefore, differentiating (2) with T should result in (4) including several parameters defined in (5)

$$\frac{\mathrm{d}Q_{\mathrm{sat}}}{\mathrm{d}T} = C_{\mathrm{ox}} \times \left( -\frac{\mathrm{d}V_{\mathrm{Tsat}}}{\mathrm{d}T} - \frac{\mathrm{d}I_{\mathrm{Dsat}}}{\mathrm{d}T}R_{S} - I_{\mathrm{Dsat}} \times \frac{\mathrm{d}R_{S}}{\mathrm{d}T} \right)$$
$$= C_{\mathrm{ox}} \times \left( -\eta - \alpha I_{\mathrm{Dsat}}R_{S} - \beta I_{\mathrm{Dsat}} \right) \tag{4}$$

$$\alpha = \frac{\mathrm{dI}_{\mathrm{Dsat}}/\mathrm{dT}}{I_{\mathrm{Dsat}}}, \beta = \frac{\mathrm{dR}_{S}}{\mathrm{dT}}, \eta = \frac{\mathrm{dV}_{\mathrm{Tsat}}}{\mathrm{dT}}.$$
 (5)

For AM transistors,  $V_{\text{Tsat}}$  in (2) can be understood as flat band voltage ( $V_{\text{FB}}$ ) [35] since AM devices *turn* onwhen  $V_G$  exceeds  $V_{\text{FB}}$ . Therefore, (2) was used and temperature-dependent threshold voltage ( $\eta$ ) was tracked from the measured I - V data. The temperature-dependent percentage difference in saturation drain current ( $\alpha$ ), source series resistance ( $\beta$ ), and threshold voltage ( $\eta$ ) should be monitored with respect to temperature

$$\alpha = \frac{dI_{\text{Dsat}}}{I_{\text{Dsat}}} = \frac{1}{T} \left\{ \frac{1}{2} - \frac{4}{\frac{\lambda_0}{I_0} + 2} \right\} + \frac{-\eta - \alpha I_{\text{Dsat}} R_S - \beta I_{\text{Dsat}}}{V_G - V_{\text{Tsat}} - I_{\text{Dsat}} R_S}$$
(6)

$$\frac{\lambda_0}{l_0} = \frac{4}{\frac{1}{2} - T\left\{\alpha + \frac{\eta + I_{\text{Dsat}}(\alpha R_S + \beta)}{V_G - V_{\text{Tsat}} - I_{\text{Dsat}} R_S}\right\}} - 2.$$
(7)

 $\alpha$  can be further elaborated with ca ombination of parameters as shown in (6). It is noteworthy to mention that the mobility is assumed to be $\mu \propto T^{-1.5}$  [17], which implies dominant phonon scattering. As mentioned earlier, the doping concentration in the channel area (n-type,  $\sim 1 \times 10^{16}$  cm<sup>-3</sup>) is few orders lower than the source/drain areas (n-type,  $\sim 1 \times 10^{19}$  cm<sup>-3</sup>). Also, it is reported that Ge nMOSFET fabricated on GeOI wafer utilizing the exact same recessed channel, source and drain technique exhibits similar mobility trend [27]. If a different empirical exponent of  $\sigma$  is taken instead of -1.5, it would result in diffthe erent formula in (6) where 4 in the numerator is replaced with  $1 - 2\sigma$ 

$$R = 1 - T = \frac{l_0}{l_0 + \lambda_0} = \frac{1}{1 + \lambda_0 / l_0}$$
(8)

$$BE_{sat} = \frac{I_{DS(ON)}}{I_{DS(ON,Ballistic)}} = \frac{T}{2-T} = \frac{1-R}{1+R}.$$
 (9)

Finally, the ratio of  $\lambda_0$  over  $l_0$  can be obtained from (7). The ratio is then used for calculation of BE since it can be written as in (8) and (9). The simplicity of this temperaturedependent extraction method lies in (7) and (9), bearing experimental BE<sub>sat</sub> value without complex calculations and measurement of *CV* in nanoscale 3-D devices. The intuitive graphical explanation of the extracted channel backscattering coefficient *R* and transmission coefficient *T* are depicted in Fig. 1.

#### IV. RESULTS AND DISCUSSION

The devices were analyzed under different temperatures at every 20 K interval from 170–390 K. Contact properties such as contact resistivity and sheet resistance were acquired from transmission length model (TLM) pattern that was simultaneously fabricated along with the devices. In order to extract various temperature-dependent parameters needed for the extraction of BE,  $I_D-V_G$ , and  $I_D-V_D$  graphs were acquired for each temperature with Keysight B1500A semiconductor device parameter analyzer and low-temperature probe station equipped with a liquid nitrogen source and a vacuum chamber.

# A. Temperature-Dependent Current and Threshold Voltage

Figs. 3(a) and (b) and 4(a) show the temperature-dependent I - V graphs measured from one of the AM n-Ge nanowire transistors with length of 50 nm, width of 40 nm, and height of 10 nm. Similarly, measurements were done on other lengths ranging from 40 to 100 nm to analyze the length dependence.



Fig. 3. (a) Transfer  $(I_D - V_G)$  curve. (b) Temperature-dependent transfer curve at low field ( $V_D = 50$  mV) of AM nGe nanowire transistor with length 50 nm, width 40 nm, and height 10 nm (EOT = 5 nm).



Fig. 4. (a) Output characteristic curve  $(I_D - V_D)$  of AM nGe nanowire transistors with length 50 nm, width 40 nm, and height 10 nm (EOT = 5 nm). (b) Linear-fit temperature dependent on-current  $[I_{D(ON)}]$  for extraction of  $\alpha$ .

The ON-currents  $[I_{DS(ON)}]$ , which were extracted at same gate overdrive voltage of  $V_G - V_{T,\text{lin}} = 0.8$  V and  $V_D = 1$  V, is shown in Fig. 4(b).  $I_{DS(ON)}$  is seen to decreases with the increase of temperature and the slopes were linearly fit to extract  $\alpha$ . Threshold voltages at both low ( $V_{\text{Tlin}}$ ,  $V_{DS} = 50$  mV) and high fields ( $V_{\text{Tsat}}$ ,  $V_{DS} = 1$  V) were extracted for each temperature, and DIBL could be calculated as well [Fig. 5(a)]. The slope of  $V_{\text{Tsat}}$  shown in Fig. 5(a) represents  $\eta$  as defined in (5).  $\alpha = -5.555 \times 10^{-4}$  K<sup>-1</sup> and  $\eta = -0.00166$  V/K were extracted for  $L_{NW} = 50$  nm,  $W_{NW} = 40$ -nm device.

#### B. Temperature-Dependent Series Resistance

Source/drain series resistance  $R_{SD}$ , which is incorporated into (2) as its effect on precise analysis of BE, is crucial [21]. The fact that access lengths from S/D area to the channel region in our devices differ for different  $L_{NW}$  precludes us from using the conventional channel resistance method (CRM,  $R_{\text{measured}}$  vs. L) since it assumes identical  $R_S$  for all  $L_{NW}$ . Therefore, the total resistance  $(R_{\text{TOT}})$  from transfer curves was fit for S/D resistance asymptotically [Fig. 6(a)] at each temperature. At high charge density, the channel resistance approaches to negligible value while the only effective resistance remaining in the total resistance is the series resistance.  $R_S$  ( $R_S = R_D = R_{\text{SD}}/2$ ) were fit linearly and the acquired



Fig. 5. (a) Temperature-dependent  $V_{T,\text{lin}}$  and  $V_{T,\text{sat}}$  extracted from Fig. 3(b). Higher temperature reduces the  $V_T$ , giving negative  $\eta = dV_{T,\text{sat}}/dT$ . (b) Temperature-dependent  $V_{T,\text{lin}}$  of devices with different lengths.



Fig. 6. (a) Extraction of parasitic series resistance  $(R_{SD})$  using asymptotical curve fitting of  $R_{TOT} \ge V_D / I_D = 50 \text{ mV} / I_D$ ). (b) Source resistance  $(R_{SD}/2)$  as a function of temperature (slope  $= \beta = dR_S/dT$ ).  $R_S$  decreases with temperature due to decreasing  $R_C$  [Fig. 7(c)]. (c)  $R_S$  as a function of  $L_{NW}$ . Nonidentical S/D extension result in different  $R_S$  with  $L_{NW}$ .

parameter  $\beta$  was -8.19  $\Omega/K$ .  $R_S$  increases with  $L_{NW}$  as depicted in Fig. 6(b) and (c).

#### C. Temperature-Dependent Contact Properties

Sheet resistance ( $R_{sh}$ ), contact resistance ( $R_C$ ), and contact resistivity ( $\rho_C$ ) were also studied with temperature-dependent TLM [Fig. 7(a)–(c)]. Fig. 7(a) shows that  $R_{sh}$  increases while  $R_C$  shows opposite trend with respect to the temperature. Since our Ni-nGe interface includes the typical Schottky barrier,  $R_C$  is expected to exhibit opposite trend with respect to temperature from  $R_{sh}$ . Overall,  $R_S$  shows a negative trend with



Fig. 7. (a) Temperature-dependent resistance measured from TLM pattern. Pattern width is 50  $\mu$ m. (b) Temperature-dependent sheet resistance ( $R_{sh}$ ) and contact resistance of Ni-nGe S/D. (c) Calculated contact resistivity ( $\rho_C$ ) of Ni-nGe contact.



Fig. 8. Experimentally calculated  $\lambda_0/l_0$  ratios as a function of (a) temperature and (b) nanowire length ( $L_{NW}$ ).  $\lambda_0/l_0$  ratio decreases with increase in temperature or  $L_{NW}$ .

temperature, which coincides with extracted contact resistivity  $(\rho_C)$  shown in Fig. 7(c), which suggests that device's parasitic series resistance is still in fact influenced by the inherent Fermi-level-pinning-caused Schottky barrier present at Ni-nGe interface in recessed S/D regions.

# D. Extracted Ballistic Efficiency

Finally,  $\lambda_0/l_0$  ratio, *R* and BE were extracted as a function of temperature and  $L_{\text{NW}}$  (Figs. 8–10) using (7) and (8). BE ranges from 0.10 to 0.58 within the whole range of device dimensions ( $L_{\text{NW}}$ ) and temperatures. The maximum



Fig. 9. Extracted channel backscattering coefficient [ $R = 1/(1 + \lambda_0/l_0)$  as a function of (a) temperature and (b) nanowire length ( $L_{NW}$ ). With extracted R, BE<sub>sat</sub> = (1 - R)/(1 + R) = T/(2 - T) can be extracted.



Fig. 10. (a) Temperature-dependent saturation ballistic efficiency (BE<sub>sat</sub>) extracted using  $\lambda_0/l_0$  ratio in Fig. 8(a) and (b). (b)  $L_{\rm NW}$  dependence of BE<sub>sat</sub>. Although transition region is visible (red dotted box), all devices with  $L_{\rm NW}$  of 40 nm exhibit higher BE<sub>sat</sub> than those with  $L_{\rm NW}$  of 80 or 100 nm.

BE of 0.582 was extracted from  $L_{\rm NW} = 40$  nm at 170 K. At room temperature (292 K), BE values were found to be 0.22–0.47 depending on the device dimension ( $L_{\rm NW}$ ). Similar to prior reports on ballistic transport of silicon NWTs, transition region at which the carriers enter higher ballistic transport regime from drift-diffusion dominant transport ( $L_{\rm NW}$  > 100 nm) can be found in our results as well [Fig. 10(b)] [18]. It is plausible to expect BE to monotonically increase as  $L_{NW}$ scales down; however, there exists a region where  $\lambda_0/l_0$  ratio (and thus BE) deviates from such trend. It can be understood to be due to competing factors between ballistic transport and typically large parasitic  $R_{SD}$  of nanowires [21]. It might seem agreeable from (1) and (2) that overestimation of  $R_{SD}$  would lead to higher BE. However, (6) suggests that higher  $R_{SD}$ lowers  $\lambda_0/l_0$  ratio (noting all  $\alpha$ ,  $\beta$ , and  $\eta$  are negative) and, therefore, lowers the BE [22].

It is clearly seen from Fig. 10(b) that as channel length is scaled down to 40 nm, BE increases again exiting the transition region and the device reaches the highest ballisticity of 47% at room temperature. Note that (1)–(9) elaborated in Section III do not perfectly include all the possible complex temperature-dependent factors and mechanisms that could disturb the ballistic carrier transport in these nGe NWTs, requiring more extensive investigation. Although the whole problem is quite complex, the main goal of this work has been achieved to *experimentally* investigate ballisticity of

| Reference                                | Device                                | L <sub>CH</sub> [nm]  | BE <sub>sat</sub>                                                           | <b>Extraction Method</b>         |
|------------------------------------------|---------------------------------------|-----------------------|-----------------------------------------------------------------------------|----------------------------------|
| MJ. Chen et al., IEDM 2002 [17]          | n-Si bulk MOSFET                      | 75~180                | 0.29 ~ 0.50                                                                 | Temperature (233 ~ 348 K)        |
| Y. Tian et al., IEDM 2007 [15]           | n-Si GAA nanowire                     | 130                   | 0.31                                                                        | Temperature (approx.220 ~ 320 K) |
| KW. Ang et al., SSE 2007 [20]            | (SiC S/D strained)<br>n-Si SOI MOSFET | (approx.)<br>70 ~ 300 | (approx.) 0.38 ~ 0.50                                                       | Temperature (298 ~ 433 K)        |
| R. Wang et al., IEDM 2008 [18]           | n-Si GAA Nanowire                     | 34 ~ 84               | 0.45 ~ 0.65                                                                 | Temperature                      |
| V. Barral et al., TED 2009 [40]          | n-Si FDSOI MOSFET                     | 30~10000              | 0~0.49                                                                      | Capacitance & I <sub>D</sub>     |
| A. Majumdar et. al., TED 2014 [30]       | n-Si ETSOI                            | 25~50                 | $0.58 \sim 0.70$                                                            | Virtual Source Model             |
| S. Chuang et al., Nano letters 2013 [24] | n-InAs nanowire                       | 60                    | 0.8                                                                         | Calculation of conductance       |
| W. Guo et al., IEDM 2014 [28]            | n-Ge FinFET                           | 14~40                 | (approx.) 0.45 ~ 0.85                                                       | Monte Carlo Simulation           |
| R. Cheng et al., EDL 2017 [27]           | n-Ge Planar                           | 50~100                | 0.40 ~ 0.62                                                                 | Temperature                      |
| This work                                | n-Ge Nanowire                         | 40 ~ 100              | $0.37 \sim 0.58$ (L <sub>CH</sub> = 40 nm, 390 ~ 170 K) 0.22 ~ 0.47 (292 K) | Temperature (170 ~ 390 K)        |

TABLE I

BENCHMARK ON REPORTED BALLISTIC PARAMETERS OF VARIOUS CHANNEL MATERIALS AND STRUCTURES





Fig. 11. BE of  $L_{\text{NW}} = 40$ -nm device extracted from various over-drive voltages ( $V_{\text{OV}} = V_G - V_{T,\text{lin}}$ ). Although on-currents suffer more from nonideal effects at higher  $V_G$ , ballisticity show negligible fluctuation.

Fig. 12. Input gate noise  $(S_{Vg} = S_{Id}/g_m^2)$  normalized by channel area  $(W_{NW} \cdot L_{NW})$ . Decreasing 1/f noise with  $L_{NW}$  implies less mobility fluctuation due to high BE [31], [32].

high-mobility, non-Si nano-devices, specifically Germanium nMOS nanowire devices. The extracted BE (0.47) of Ge NMOS nanowire device with a channel length of 40-nm coincides with the Monte Carlo simulation results on Ge nFinFET, which showed approximately 0.46 [28].

The effect of temperature on BE can be also observed in Fig. 10. The higher temperature degrades the ballisticity, lowering BE down to 0.10–0.37 (depending on  $L_{\text{NW}}$ , 390 K) which is significantly lower than at 292 K (0.22-0.47). It can be interpreted that higher temperature causes more severe reflection at the source-end of the channel causing a higher portion of carriers to be backscattered. Such trend suggests that the self-heating effect of suspended nanowire devices could deteriorate the ideal ballistic transport in our devices. Since our devices using similar fabrication processes were confirmed to exhibit significant self-heating [36], the effect of increased temperature due to self-heating should be already embedded in the extracted BE results. In addition, pulsed I-V extraction method can be further utilized to exclude the self-heating effect on BE [27]. The self-heating is expected to be more prominent at lower temperature due to enhanced ON-current implying that the maximum BE extracted at 170 K could be even higher

if self-heating was not present during the extraction process. Further studies on self-heating's effect on BE could be very insightful in understanding the carrier transport in nanoscale devices.

Nonideal effects that could be embedded into the current are not only limited to self-heating effects. In using this method, as seen from the flow of equations, one of the most important parameters is  $I_{\rm ON}$  since the key step is to calculate the percentage difference in the current at different temperatures,  $\alpha$ . As seen from (1) and (2), drain current and channel charge start from basic and simple parameters such as  $C_{0x}$ , threshold voltage, series resistance, and device dimension. Secondary nonideal effects such as: 1) enhanced current due to DIBL and its dependence on various voltage sources  $(V_D \text{ or } V_G)$ , device dimensions, or temperatures; 2) effects of trapping; 3) floating body effects; and 4) modulation of the Schottky barriers at contacts are not included. These could either enhance or degrade the  $I_{\rm ON}$ . Although addressing all possible temperature-dependent secondary effects and embedding them into equations would result in more precise results, it is very challenging to do so considering the difficulties in separating

each factor from overall measured data. To study the effect of possible nonidealities at high  $V_G$ ,  $I_{\rm ON}$  was extracted from various over-drive voltages ( $V_{ov} = V_G - V_{Tlin}$ ) and BE was extracted as seen in Fig. 11. Although it is plausible to expect that  $I_{ON}$  extracted from higher  $V_G$  would suffer from nonideal effects more severely than those extracted from lower  $V_G$ , the overall BE fluctuated negligibly.  $I_{ON}$  was reduced to half as V<sub>OV</sub> was also reduced from 0.8 to 0.4 V but BE changed only by 2.6% point. This reveals that large fluctuation in  $I_{\rm ON}$ due to nonideal effects (more prominent in higher  $V_G$ ) plays minor role in estimation of BE as long as the devices operate with consistently similar nonideal effects throughout the temperature sweep range at given device dimension and voltage conditions since it does not directly use the raw data but takes the temperature-dependent slope values for calculation. Still, there is more room to improve the accuracy of this method by incorporating temperature-dependent nonidealities into the equations.

#### E. Low-Frequency Noise Analysis

The hint of ballistic transport in nanoscale high-mobility devices can be indirectly studied through several other methods such as thermal imaging [37] or low-frequency noise measurements [38]. Recently, our nGe NWTs with EOT = 2 nm,  $L_{NW} = 40$ -80 nm were suggested to exhibit high electron ballisticity through low-frequency noise studies [39]. Through similar measurements of low-frequency noise on devices analyzed in this paper (EOT = 5 nm), it is once again confirmed that low-frequency noise decreases as  $L_{NW}$  down scales. Fig. 12 shows the input gate noise normalized by the channel area of the devices defined as width × length of the nanowire devices. Such opposite trend from diffusive long channel devices implies that the electrons are transported with higher BE at shorter  $L_{NW}$  and therefore experience lower mobility fluctuation and noise [38], [39].

#### V. CONCLUSION

Experimental extraction of ballisticity on highperformance AM Ge NMOS nanowire devices through temperature-dependent analysis was conducted. No CV measurements or estimations of mobility from these nanowires were needed throughout the process. The acquired BE was 0.10–0.58 for different nanowire dimensions and temperatures  $(L_{NW} = 40-100 \text{ nm}, 170-390 \text{ K})$ . The extracted ballisticity at room temperature (292 K) was determined to be 0.47 for devices with  $L_{NW} = 40$  nm. The existence of anomalous BE transition region was observed near  $L_{NW} = 50-60$  nm, similar to the data reported for Si nanowire devices at similar channel lengths. Finally, the low-frequency noise analysis further confirmed that our devices are, in fact, operated in quasi-ballistic regime with high ballisticity as we benchmark most of representative BE works on aggressively scaled Si, Ge, and III-V nanodevices shown in Table I.

#### REFERENCES

[1] H. Wu, W. Luo, M. Si, J. Zhang, H. Zhou, and P. D. Ye, "Deep sub-100 nm Ge CMOS devices on Si with the recessed S/D and channel," in *IEDM Tech. Dig.*, vol. 7, Dec. 2014, pp. 16.7.1–16.7.4. doi: 10.1109/IEDM.2014.7047067.

- [2] H. Wu, W. Luo, H. Zhou, M. Si, J. Zhang, and P. D. Ye, "First experimental demonstration of Ge 3D FinFET CMOS circuits," in *Proc. Symp. VLSI Technol.*, Jun. 2015, pp. T58–T59. doi: 10.1109/VLSIT.2015.7223702.
- [3] H. Wu, W. Wu, M. Si, and P. D. Ye, "First demonstration of Ge nanowire CMOS circuits: Lowest SS of 64 mV/dec, highest gmax of 1057 μS/μm in Ge nFETs and highest maximum voltage gain of 54 V/V in Ge CMOS inverters," in *IEDM Tech. Dig.*, vol. 3, Dec. 2015, pp. 2.1.1–2.1.4. doi: 10.1109/IEDM.2015.7409610.
- [4] R. Zhang, P.-C. Huang, J.-C. Lin, N. Taoka, M. Takenaka, and S. Takagi, "High-mobility Ge p- and n-MOSFETs with 0.7-nm EOT using HfO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub>/GeO<sub>x</sub>/Ge gate stacks fabricated by plasma postoxidation," *IEDM Tech. Dig.*, vol. 60, no. 3, pp. 927–934, Mar. 2013. doi: 10.1109/TED.2013.2238942.
- [5] C. H. Lee, C. Lu, T. Nishimura, K. Nagashio, and A. Toriumi, "Thermally robust CMOS-aware Ge MOSFETs with high mobility at high-carrier densities on a single orientation Ge substrate," in *Symp. VLSI Technol., Dig. Tech. Papers*, Jun. 2014, pp. 1–2. doi: 10.1109/VLSIT.2014.6894394.
- [6] J. Lin, Y. Wu, D. A. Antoniadis, and J. A. del Alamo, "Analysis of resistance and mobility in InGaAs quantum-well MOSFETs from ballistic to diffusive regimes," *IEEE Trans. Electron Devices*, vol. 63, no. 4, pp. 1464–1470, Apr. 2016. doi: 10.1109/TED.2016. 2532604.
- [7] H. Arimura *et al.*, "Ge nFET with high electron mobility and superior PBTI reliability enabled by monolayer-Si surface passivation and La-induced interface dipole formation," in *IEDM Tech. Dig.*, Dec. 2015, pp. 21.6.1–21.6.4. doi: 10.1109/IEDM.2015. 7409752.
- [8] M. J. H. van Dal *et al.*, "Ge n-channel FinFET with optimized gate stack and contacts," in *IEDM Tech. Dig.*, Dec. 2014, pp. 9.5.1–9.5.4. doi: 10.1109/IEDM.2014.7047018.
- [9] P. Hashemi *et al.*, "High-mobility high-Ge-content Si1-xGex-OI PMOS FinFETs with fins formed using 3D germanium condensation with Ge fraction up to x~ 0.7, scaled EOT~8.5Å and ~10 nm fin width," in *Proc. Symp. VLSI Technol.*, Jun. 2015, pp. T16–T17. doi: 10.1109/VLSIC.2015.7231382.
- [10] J. Zhang, M. Si, X. B. Lou, W. Wu, R. G. Gordon, and P. D. Ye, "InGaAs 3D MOSFETs with drastically different shapes formed by anisotropic wet etching," in *IEDM Tech. Dig.*, Dec. 2015, pp. 15.2.1–15.2.4. doi: 10.1109/IEDM.2015.7409702.
- [11] S. Takagi *et al.*, "Carrier-transport-enhanced channel CMOS for improved power consumption and performance," *IEEE Trans. Electron Devices*, vol. 55, no. 1, pp. 21–39, Jan. 2008. doi: 10.1109/TED.2007.911034.
- [12] A. Lochtefeld and D. A. Antoniadis, "On experimental determination of carrier velocity in deeply scaled NMOS: How close to the thermal limit?" *IEEE Electron Device Lett.*, vol. 22, no. 2, pp. 95–97, Feb. 2001. doi: 10.1109/TED.2007.911034.
- [13] M. Lundstrom, "Device physics at the scaling limit: What matters?" in *IEDM Tech. Dig.*, Dec. 2003, pp. 33.1.1–33.1.4. doi: 10.1109/IEDM.2003.1269398.
- [14] K. Natori, "Ballistic metal-oxide-semiconductor field effect transistor," J. Appl. Phys., vol. 76, no. 8, pp. 4879–4890, Oct. 1994. doi: 10.1063/1.357263.
- [15] Y. Tian *et al.*, "New self-aligned silicon nanowire transistors on bulk substrate fabricated by Epi-free compatible CMOS technology: Process integration, experimental characterization of carrier transport and low frequency noise," in *IEDM Tech. Dig.*, Dec. 2007, pp. 895–898. doi: 10.1109/IEDM.2007.4419094.
- [16] C. Jeong, D. A. Antoniadis, and M. S. Lundstrom, "On backscattering and mobility in nanoscale silicon MOSFETs," *IEEE Trans. Electron Devices*, vol. 56, no. 11, pp. 2762–2769, Nov. 2009. doi: 10.1109/TED.2009.2030844.
- [17] M.-J. Chen, H.-T. Huang, K.-C. Huang, P.-N. Chen, C.-S. Chang, and C. H. Diaz, "Temperature dependent channel backscattering coefficients in nanoscale MOSFETs," in *IEDM Tech. Dig.*, Dec. 2002, pp. 39–42. doi: 10.1109/IEDM.2002.1175774.
- [18] R. Wang *et al.*, "Experimental study on quasi-ballistic transport in silicon nanowire transistors and the impact of self-heating effects," in *IEDM Tech. Dig.*, Dec. 2008, pp. 1–4. doi: 10.1109/IEDM.2008. 4796806.
- [19] M. Zilli, P. Palestri, D. Esseni, and L. Selmi, "On the experimental determination of channel back-scattering in nanoMOSFETs," in *IEDM Tech. Dig.*, Dec. 2007, pp. 105–108. doi: 10.1109/IEDM.2007. 4418875.

- [20] K.-W. Ang, H.-C. Chin, K.-J. Chui, M.-F. Li, G. S. Samudra, and Y.-C. Yeo, "Carrier backscattering characteristics of strained silicon-on-insulator n-MOSFETs featuring silicon–carbon source/drain regions," *Solid. State. Electron.*, vol. 51, nos. 11–12, pp. 1444–1449, Nov./Dec. 2007. doi: 10.1016/j.sse.2007.09.013.
- [21] R. Wang *et al.*, "Experimental investigations on carrier transport in Si nanowire transistors: Ballistic efficiency and apparent mobility," *IEEE Trans. Electron Devices*, vol. 55, no. 11, pp. 2960–2967, Nov. 2008. doi: 10.1109/TED.2008.2005152.
- [22] V. Barral *et al.*, "Experimental determination of the channel backscattering coefficient on 10–70 nm-metal-gate double-gate transistors," *Solid. State. Electron.*, vol. 51, no. 4, pp. 537–542, Apr. 2007. doi: 10.1016/j.sse.2007.02.016.
- [23] A. V. Thathachary, N. Agrawal, L. Liu, and S. Datta, "Electron transport in multigate In<sub>x</sub> Ga<sub>1-x</sub> As nanowire FETs: From diffusive to ballistic regimes at room temperature," *Nano Lett.*, vol. 14, no. 2, pp. 626–633, Feb. 2014. doi: 10.1021/nl4038399.
- [24] S. Chuang, Q. Gao, R. Kapadia, A. C. Ford, J. Guo, and A. Javey, "Ballistic InAs nanowire transistors," *Nano Lett.*, vol. 13, no. 2, pp. 555–558, Jan. 2013. doi: 10.1021/nl3040674.
- [25] R. Kim, U. E. Avci, and I. A. Young, "Ge nanowire nMOSFET design with optimum band structure for high ballistic drive current," *IEEE Electron Device Lett.*, vol. 36, no. 8, pp. 751–753, Aug. 2015. doi: 10.1109/ LED.2015.2445915.
- [26] J. Wang, A. Rahman, G. Klimeck, and M. Lundstrom, "Bandstructure and orientation effects in ballistic Si and Ge nanowire FETs," in *IEDM Tech. Dig.*, Dec. 2005, pp. 530–533. doi: 10.1109/IEDM.2005. 1609399.
- [27] R. Cheng *et al.*, "Experimental investigation of ballistic carrier transport for sub-100-nm Ge n-MOSFETs," *IEEE Electron Device Lett.*, vol. 38, no. 4, pp. 434–437, Apr. 2017. doi: 10.1109/LED.2017. 2674178.
- [28] W. Guo *et al.*, "Impact of 3D integration on 7 nm high mobility channel devices operating in the ballistic regime," in *IEDM Tech. Dig.*, Dec. 2014, pp. 7.1.1–7.1.4. doi: 10.1109/IEDM.2014.7047001.
- [29] M. Lundstrom and J. Guo, Nanoscale Transistors: Device Physics, Modeling and Simulation. Boston, MA, USA: Springer, 2006. doi: 10.1007/0-387-28003-0.
- [30] A. Majumdar and D. A. Antoniadis, "Analysis of carrier transport in short-channel MOSFETs," *IEEE Trans. Electron Devices*, vol. 61, no. 2, pp. 351–358, Feb. 2014. doi: 10.1109/TED.2013.2294380.

- [31] S. Rakheja, M. S. Lundstrom, and D. A. Antoniadis, "An improved virtual-source-based transport model for quasi-ballistic transistors—Part II: Experimental verification," *IEEE Trans. Electron Devices*, vol. 62, no. 9, pp. 2794–2801, Sep. 2015. doi: 10.1109/ TED.2015.2457872.
- [32] M. Lundstrom, "Elementary scattering theory of the Si MOSFET," *IEEE Electron Device Lett.*, vol. 18, no. 7, pp. 361–363, Jul. 1997. doi: 10.1109/55.596937.
- [33] J. Colinge, "Conduction mechanisms in thin-film accumulation-mode SOI p-channel MOSFETs," *IEEE Trans. Electron Devices*, vol. 37, no. 3, pp. 718–723, Mar. 1990. doi: 10.1109/16.47777.
- [34] R. T. Doria, R. D. Trevisoli, and M. A. Pavanello, "Impact of the series resistance in the I-V characteristics of nMOS junctionless nanowire transistors," *ECS Trans.*, vol. 39, no. 1, pp. 231–238, Sep. 2011. doi: 10.1149/1.361519810.1149/1.3615198.
- [35] J. P. Colinge *et al.*, "Junctionless transistors: Physics and properties," in *Semiconductor-On-Insulator Materials for Nanoelectronics Applications*, A. Nazarov, J.-P. Colinge, F. Balestra, J.-P. Raskin, F. Gamiz, V. Lysenko, Eds. Berlin, Germany:Springer, 2011, pp. 187–200. doi: 10.1007/978-3-642-15868-1\_10.
- [36] S. H. Shin, S.-H. Kim, S. Kim, H. Wu, P. D. Ye, and M. A. Alam, "Substrate and layout engineering to suppress self-heating in floating body transistors," in *IEDM Tech. Dig.*, Dec. 2016, pp. 15.7.1–15.7.4. doi: 10.1109/IEDM.2016.7838426.
- [37] S. H. Shin *et al.*, "Direct observation of self-heating in III-V gate-all-around nanowire MOSFETs," in *IEDM Tech. Dig.*, vol. 62, no. 11, Dec. 2014, pp. 20.3.1–20.3.4. doi: 10.1109/ IEDM.2014.7047088.
- [38] N. Conrad *et al.*, "Low-frequency noise and RTN on near-ballistic III–V GAA nanowire MOSFETs," in *IEDM Tech. Dig.*, Dec. 2014, pp. 20.1.1–20.1.4. doi: 10.1109/IEDM.2014.7047086.
- [39] W. Wu, H. Wu, M. Si, N. Conrad, Y. Zhao, and P. D. Ye, "RTN and low frequency noise on ultra-scaled near-ballistic Ge nanowire nMOSFETs," in *Proc. IEEE Symp. VLSI Technol.*, Jun. 2016, pp. 1–2. doi: 10.1109/VLSIT.2016.7573421.
- [40] V. Barral, T. Poiroux, D. Munteanu, J.-L. Autran, and S. Deleonibus, "Experimental investigation on the quasi-ballistic transport: Part II— Backscattering coefficient extraction and link with the mobility," *IEEE Trans. Electron Devices*, vol. 56, no. 3, pp. 420–430, Mar. 2009. doi: 10.1109/TED.2008.2011682.